# 0x08 - Memory and Finite State Machines

ENGR 3410: Computer Architecture

Jon Tse

Fall 2020

### Feedback - Workload



# Feedback - Understanding



### Feedback - Pace



# Feedback - Verilog



### Feedback

I wish we spent more time on...

23 responses



Housekeeping

- github "master" branch -> "main" branch
- Discussion of HW5
- Discussion of Lab 2
- Discussion of Lab 3





### Feedback

- Delay in Verilog is confusing
- Issues with Makefiles
- You speed up when running out of time

# Memory



# Enabled D-Flip Flop



everything shares dh Implementing Register File white evalue read-select Implementing Register File



# Implementing Register File

MER [6)
MER [15]



### Finite State Machines

Collection of States (Node) and Transitions (Edge)

Transitions are guarded by conditions.



### Finite State Machines

- In Computer Architecture, FSMs:
  - Usually transition on a clock edge
  - Are Complete
    - All states define transitions for all inputs
  - Are deterministic



# FSM Implementation Here

- Register to hold current state
- Wires to provide inputs (arguments)
- Look Up Table(s) to map transitions



| Old                  |                | New             |
|----------------------|----------------|-----------------|
| <b>Current State</b> | Inputs         | Resulting State |
| Heater Off           | Too Cold       | Heater On       |
| Heater Off           | >              | Heater Off      |
| Heater On ——         | Too Hot        | Heater Off      |
| Heater On            | () <b>&gt;</b> | Heater On       |
|                      |                |                 |

# Transitions -> LUT

| Current<br>State | Inputs   | Resulting<br>State |
|------------------|----------|--------------------|
| Heater Off       | Too Cold | Heater On          |
| Heater Off       |          | Heater Off         |
| Heater On        | Too Hot  | Heater Off         |
| Heater On        |          | Heater On          |



| State | Cold? | Hot? | Next State |
|-------|-------|------|------------|
| Off   | Yes   | Yes  | X          |
| Off   | Yes   | No   | On         |
| Off   | No    | Yes  | Off        |
| Off   | No    | No   | Off        |
| On    | Yes   | Yes  | X          |
| On    | Yes   | No   | On         |
| On    | No    | Yes  | Off        |
| On    | No    | No   | On         |

### **LUT** -> Circuit

| State | Cold? | Hot? | Next State |
|-------|-------|------|------------|
| Off   | Yes   | Yes  | X          |
| Off   | Yes   | No   | On         |
| Off   | No    | Yes  | Off        |
| Off   | No    | No   | Off        |
| On    | Yes   | Yes  | X          |
| On    | Yes   | No   | On         |
| On    | No    | Yes  | Off        |
| On    | No    | No   | On         |



### **FSM Process Summary**

- Design Requirements
- Define States
- Define Transitions
- Assign Values / Binary Codes
- Calculate Widths
- Make a LUT
- Connect Registers
- (Optional) Simplify



# **Binary Encoding**

States are stored as binary numbers

• Requires  $\lceil \log_2 N \rceil$  registers for N states

LUT requires a decoder (per usual)

### One Hot Encoding

 States are stored as one bit being "hot"

 Requires N registers for N states

| Binary | One Hot |
|--------|---------|
| 00     | 0001    |
| 01     | 0010    |
| 10     | 0100    |
| 11     | 1000    |

LUT doesn't require a decoder

### One Hot Construction

- LUT Method works:
  - N states = N LUT address bits (+ input bits)
  - This creates many "don't care" LUT rows
    - 2<sup>N</sup> rows, only care about N of them

- LUT Simplification
  - Same process as before
  - Apply LOTS of simplification

### One Hot Construction

- Start with Flow Diagram
- Replace each state with a D Flip Flop
- D input is an OR gate
  - Each input is a transition



### One Hot Construction

- Start with Flow Diagram
- Replace each state with a D Flip Flop
- D input is an OR gate
  - Each input is a transition
    - Source State AND transition condition





# **Encoding Comparison**

#### **Binary**

- Fewer Flip Flops
- Slower
- Wider LUTs

#### **One Hot**

- More Flip Flops
- Faster Clock Speeds
- Simpler Logic
- Many Illegal States
  - What if 2 bits are hot?
  - LOTS of "Don't Cares" in logic

### **Wait States**

- Typical Data Flow:
  - FSM creates control signals for a clocked element
  - Other element takes N cycles to finish
  - FSM proceeds to next task
- Wait States delay the FSM
  - Very Simple □ Single Transition
  - One Hot □ Just a D Flip Flop, no logic!

